Hardware/Software Co-design for Particle Swarm Optimization Algorithm

dc.contributor國立臺灣師範大學電機工程學系zh_tw
dc.contributor.authorShih-An Lien_US
dc.contributor.authorChen-Chien Hsuen_US
dc.contributor.authorChing-Chang Wongen_US
dc.contributor.authorChia-Jun Yuen_US
dc.date.accessioned2014-10-30T09:28:31Z
dc.date.available2014-10-30T09:28:31Z
dc.date.issued2011-10-15zh_TW
dc.description.abstractThis paper presents a hardware/software (HW/SW) co-design approach using SOPC technique and pipeline design method to improve design flexibility and execution performance of particle swarm optimization (PSO) for embedded applications. Based on modular design architecture, a Particle Updating Accelerator module via hardware implementation for updating velocity and position of particles and a Fitness Evaluation module implemented either on a soft-cored processor or Field Programmable Gate Array (FPGA) for evaluating the objective functions are respectively designed to work closely together to carry out the evolution process at different design stages. Thanks to the design flexibility, the proposed approach can tackle various optimization problems of embedded applications without the need for hardware redesign. To further improve the execution performance of the PSO, a hardware random number generator (RNG) is also designed in this paper in addition to a particle re-initialization scheme to promote exploration search during the optimization process. Experimental results have demonstrated that the proposed HW/SW co-design approach for PSO algorithms has good efficiency for obtaining high-quality solutions for embedded applications.en_US
dc.description.urihttp://pdn.sciencedirect.com/science?_ob=MiamiImageURL&_cid=271625&_user=1227126&_pii=S002002551000335X&_check=y&_origin=article&_zone=toolbar&_coverDate=15-Oct-2011&view=c&originContentFamily=serial&wchp=dGLbVlV-zSkzS&md5=90628e9086bdd0d36a3097e705034f50&pid=1-s2.0-S002002551000335X-main.pdfzh_TW
dc.identifierntnulib_tp_E0607_01_025zh_TW
dc.identifier.issn0020-0255zh_TW
dc.identifier.urihttp://rportal.lib.ntnu.edu.tw/handle/20.500.12235/32119
dc.languageenzh_TW
dc.publisherElsevieren_US
dc.relationInformation Sciences, 181(20), 4582-4596.en_US
dc.subject.otherHW/SW co-designen_US
dc.subject.otherParticle swarm optimization (PSO)en_US
dc.subject.otherSystem on a programmable chip (SOPC)en_US
dc.subject.otherField Programmable Gate Array (FPGA)en_US
dc.titleHardware/Software Co-design for Particle Swarm Optimization Algorithmen_US

Files

Collections